Part Number Hot Search : 
CD3037B 60100 A3609 VTD175D 6143A GSG008 01726203 AP8942A
Product Description
Full Text Search
 

To Download DAC7512 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  applications  portable battery-powered instruments  digital gain and offset adjustment  programmable voltage and current sources low-power, rail-to-rail output, 12-bit serial input digital-to-analog converter description the DAC7512 is a low-power, single, 12-bit buffered voltage output digital-to-analog converter (dac). its on-chip preci- sion output amplifier allows rail-to-rail output swing to be achieved. the DAC7512 uses a versatile three-wire serial interface that operates at clock rates up to 30mhz and is compatible with standard spi ? , qspi ? , microwire ? , and dsp interfaces. the reference for the DAC7512 is derived from the power supply, resulting in the widest dynamic output range possible. the DAC7512 incorporates a power-on reset circuit that ensures that the dac output powers up at 0v and remains there until a valid write takes place in the device. the DAC7512 contains a power-down feature, accessed over the serial interface, that can reduce the current consumption of the device to 50na at 5v. the low power consumption of this part in normal operation makes it ideally suited to portable battery-operated equip- ment. the power consumption is 0.7mw at 5v reducing to 1w in power-down mode. the DAC7512 is available in a sot23-6 package and an msop-8 package. DAC7512 DAC7512 features micro power operation: 135a at 5v power-down: 200na at 5v, 50na at 3v power supply: +2.7v to +5.5v tested monotonic by design power-on reset to 0v three power-down functions low power serial interface with schmitt-triggered inputs on-chip output buffer amplifier, rail-to-rail operation sync interrupt facility sot23-6 and msop-8 packages power-on reset dac register ref (+) ref ( ? ) 12-bit dac output buffer input control logic power-down control logic resistor network sync sclk d in v dd gnd v out spi and qspi are registered trademarks of motorola. microwire is a registered trademark of national semiconductor. DAC7512 sbas156b ? july 2002 www.ti.com 
 
 

 


  
 
 

    





    
  
 
 !


 
  !


 copyright ? 2002, texas instruments incorporated please be aware that an important notice concerning availability, standard warranty, and use in critical applications of texas instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
DAC7512 2 sbas156b www.ti.com v dd to gnd ........................................................................... ? 0.3v to +6v digital input voltage to gnd .................................. ? 0.3v to +v dd + 0.3v v out to gnd ........................................................... ? 0.3v to +v dd + 0.3v operating temperature range ..................................... ? 40 c to +105 c storage temperature range ......................................... ? 65 c to +150 c junction temperature range (t j max) ......................................... +150 c sot23 package: power dissipation .................................................. (t j max ? t a )/  ja  ja thermal impedance ......................................................... 240 c/w lead temperature, soldering: vapor phase (60s) ............................................................... +215 c infrared (15s) ........................................................................ +220 c msop package: power dissipation ........................................................ (t j max ? t a )/  ja  ja thermal impedance ......................................................... 206 c/w  jc thermal impedance ........................................................... 44 c/w lead temperature, soldering: vapor phase (60s) ............................................................... +215 c infrared (15s) ........................................................................ +220 c note: (1) stresses above those listed under ? absolute maximum ratings ? may cause permanent damage to the device. exposure to absolute maximum conditions for extended periods may affect device reliability. electrost a tic discharge sensitivity this integrated circuit can be damaged by esd. texas instru- ments recommends that all integrated circuits be handled with appropriate precautions. failure to observe proper handling and installation procedures can cause damage. esd damage can range from subtle performance degradation to complete device failure. precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. absolute maximum ratings (1) packag e / ordering information minimum relative differential specified accuracy nonlinearity package temperature package ordering transport product (lsb) (lsb) package-lead designator (1) range marking number (1) media, quantity DAC7512e 8 1 msop-8 d g k ? 40 c to +105 c d12e DAC7512e/250 tape and reel, 250 "" " " " " " DAC7512e/2k5 tape and reel, 2500 DAC7512n 8 1 sot23-6 d b v ? 40 c to +105 c d12n DAC7512n/250 tape and reel, 250 "" " " " " " DAC7512n/3k tape and reel, 3000 notes: (1) for the most current specifications and package information, refer to our web site at www.ti.com. (2) models with a slash (/) are available only in tape and reel in the quantities indicated (e.g., /2k5 indicates 2500 devices per reel). ordering 2500 pieces of ? DAC7512e/2k5 ? will get a single 2500-piece tape and reel. pin name description 1v out analog output voltage from dac. the output ampli- fier has rail-to-rail operation. 2 gnd ground reference point for all circuitry on the part. 3v dd power supply input, +2.7v to 5.5v. 4d in serial data input. data is clocked into the 16-bit input shift register on the falling edge of the serial clock input. 5 sclk serial clock input. data can be transferred at rates up to 30mhz. 6 sync level triggered control input (active low). this is the frame sychronization signal for the input data. when sync goes low, it enables the input shift register and data is transferred in on the falling edges of the following clocks. the dac is updated following the 16th clock cycle unless sync is taken high before this edge, in which case the rising edge of sync acts as an interrupt and the write sequence is ignored by the DAC7512. pin description (sot23-6) pin configurations top view sot23-6 msop-8 v dd nc nc v out gnd d in sclk sync 1 2 3 4 8 7 6 5 DAC7512 nc = no internal connection v out gnd v dd sync sclk d in 1 2 3 6 5 4 DAC7512 DAC7512n lot trace location pin 1 d12n t op v iew pin 1 ymll bottom v iew lot t race code
DAC7512 3 sbas156b www.ti.com parameter conditions min typ max units static performance (1 ) resolution 12 bits relative accuracy 8 lsb differential nonlinearity tested monotonic by design 1 lsb zero code error all zeroes loaded to dac register +5 +20 mv full-scale error all ones loaded to dac register ?0.15 ?1.25 % of fsr gain error 1.25 % of fsr zero code error drift ?20 v/c gain temperature coefficient ?5 ppm of fsr/c output characteristics (2) output voltage range 0v dd v output voltage settling time 1/4 scale to 3/4 scale change (400 h to c00 h )810s r l = 2k ? ? ? ? logic inputs (2) input current 1 a v in l, input low voltage v dd = +5v 0.8 v v in l, input low voltage v dd = +3v 0.6 v v in h, input high voltage v dd = +5v 2.4 v v in h, input high voltage v dd = +3v 2.1 v pin capacitance 3pf power requirements v dd 2.7 5.5 v i dd (normal mode) dac active and excluding load current v dd = +3.6v to +5.5v v ih = v dd and v il = gnd 135 200 a v dd = +2.7v to +3.6v v ih = v dd and v il = gnd 115 160 a i dd (all power-down modes) v dd = +3.6v to +5.5v v ih = v dd and v il = gnd 0.2 1 a v dd = +2.7v to +3.6v v ih = v dd and v il = gnd 0.05 1 a power efficiency i out /i dd i load = 2ma. v dd = +5v 93 % temperature range specified performance ?40 +105 c notes: (1) linearity calculated using a reduced code range of 48 to 4047; output unloaded. (2) guaranteed by design and charact erization, not production tested. electrical characteristics v dd = +2.7v to +5.5v; r l = 2ky to gnd; c l = 200pf to gnd. DAC7512e, n
DAC7512 4 sbas156b www.ti.com parameter description conditions min typ max units t 1 (3) sclk cycle time v dd = 2.7v to 3.6v 50 ns v dd = 3.6v to 5.5v 33 ns t 2 sclk high time v dd = 2.7v to 3.6v 13 ns v dd = 3.6v to 5.5v 13 ns t 3 sclk low time v dd = 2.7v to 3.6v 22.5 ns v dd = 3.6v to 5.5v 13 ns t 4 sync to sclk rising edge setup time v dd = 2.7v to 3.6v 0 ns v dd = 3.6v to 5.5v 0 ns t 5 data setup time v dd = 2.7v to 3.6v 5 ns v dd = 3.6v to 5.5v 5 ns t 6 data hold time v dd = 2.7v to 3.6v 4.5 ns v dd = 3.6v to 5.5v 4.5 ns t 7 sclk falling edge to sync rising edge v dd = 2.7v to 3.6v 0 ns v dd = 3.6v to 5.5v 0 ns t 8 minimum sync high time v dd = 2.7v to 3.6v 50 ns v dd = 3.6v to 5.5v 33 ns notes: (1) all input signals are specified with t r = t f = 5ns (10% to 90% of v dd ) and timed from a voltage level of (v il + v ih )/2. (2) see serial write operation timing diagram, below. (3) maximum sclk frequency is 30mhz at v dd = +3.6v to +5.5v and 20mhz at v dd = +2.7v to +3.6v. timing characteristics (1, 2) v dd = +2.7v to +5.5v; all specifications ?40c to +105c, unless otherwise noted. DAC7512e, n serial write operation sclk sync d in db15 db0 t 8 t 3 t 2 t 7 t 4 t 5 t 6 t 1
DAC7512 5 sbas156b www.ti.com typical characteristics: v dd = +5v at t a = +25?, +v dd = +5v, unless otherwise noted. zero-scale error vs temperature ? 40 error (mv) temperature ( c) 0 40 80 120 30 20 10 0 ? 10 ? 20 ? 30 full-scale error vs temperature ? 40 error (mv) temperature ( c) 0 40 80 120 30 20 10 0 ? 10 ? 20 ? 30 typical total unadjusted error 0 tue (lsbs) code 200 h 400 h 600 h 800 h a00 h c00 h e00 h fff h 16 8 0 ? 8 ? 16 16.0 12.0 8.0 4.0 0.0 ? 4.0 ? 8.0 ? 12.0 ? 16.0 le (lsb) linearity error and differential linearity error vs code (?0 c) 0 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0.0 ? 0.5 ? 1.0 dle (lsb) 16.0 12.0 8.0 4.0 0.0 ? 4.0 ? 8.0 ? 12.0 ? 16.0 le (lsb) linearity error and differential linearity error vs code (+25 c) 0 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0.0 ? 0.5 ? 1.0 dle (lsb) 16.0 12.0 8.0 4.0 0.0 ? 4.0 ? 8.0 ? 12.0 ? 16.0 le (lsb) linearity error and differential linearity error vs code (+105 c) 0 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0.0 ? 0.5 ? 1.0 dle (lsb)
DAC7512 6 sbas156b www.ti.com typical characteristics: v dd = +5v (cont.) at t a = +25c, +v dd = +5v, unless otherwise noted. source and sink current capability 0 v out (v) i source/sink (ma) 51015 5 4 3 2 1 0 dac loaded with fff h dac loaded with 000 h supply current vs code 0 i dd ( a) code 200 h 400 h 600 h 800 h a00 h c00 h e00 h fff h 500 400 300 200 100 0 supply current vs temperature ? 40 i dd ( a) temperature ( c) 0 40 80 120 300 250 200 150 100 50 0 supply current vs supply voltage 2.7 i dd ( a) v dd (v) 3.2 3.7 4.2 4.7 5.2 5.7 300 250 200 150 100 50 0 i dd histogram frequency i dd ( a) 3000 2500 2000 1500 1000 500 0 50 60 70 80 90 100 110 120 130 140 150 160 170 180 190 power-down current vs supply voltage 2.7 i dd (na) v dd (v) 3.2 3.7 4.2 4.7 5.2 5.7 100 90 80 70 60 50 40 30 20 10 0 +25 c ? 40 c +105 c
DAC7512 7 sbas156b www.ti.com typical characteristics: v dd = +5v (cont.) at t a = +25c, +v dd = +5v, unless otherwise noted. power-on reset to 0v time (20 s/div) loaded with 2k ? to v dd . v dd (1v/div) v out (1v/div) half-scale settling time time (1 s/div) clk (5v/div) v out (1v/div) half-scale code change c00 h to 400 h output loaded with 2k ? and 200pf to gnd half-scale settling time time (1 s/div) clk (5v/div) v out (1v/div) half-scale code change 400 h to c00 h output loaded with 2k ? and 200pf to gnd full-scale settling time time (1 s/div) clk (5v/div) v out (1v/div) full-scale code change fff h to 000 h output loaded with 2k ? and 200pf to gnd full-scale settling time clk (5v/div) v out (1v/div) time (1 s/div) full-scale code change 000 h to fff h output loaded with 2k ? and 200pf to gnd supply current vs logic input voltage 0 i dd ( a) v logic (v) 123 45 2500 2000 1500 1000 500 0
DAC7512 8 sbas156b www.ti.com typical total unadjusted error 0 tue (lsbs) code 200 h 400 h 600 h 800 h a00 h c00 h e00 h fff h 16 8 0 ? ?6 16.0 12.0 8.0 4.0 0.0 4.0 8.0 12.0 16.0 le (lsb) linearity error and differential linearity error vs code (?0 c) 0 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0.0 0.5 1.0 dle (lsb) 16.0 12.0 8.0 4.0 0.0 4.0 8.0 12.0 16.0 le (lsb) linearity error and differential linearity error vs code (+25 c) 0 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0.0 0.5 1.0 dle (lsb) 16 12 8 4 0 4 8 12 16 le (lsb) linearity error and differential linearity error vs code (+105 c) 000 h 200 h 400 h 600 h 800 h code a00 h c00 h e00 h fff h 1.0 0.5 0 0.5 1.0 dle (lsb) typical characteristics: v dd = +5v (cont.) at t a = +25 c, +v dd = +5v, unless otherwise noted. exiting power-down (800 h loaded) time (5 s/div) clk (5v/div) v out (1v/div) code change glitch time (0.5 s/div) loaded with 2k ? and 200pf to gnd. code change: 800 h to 7ff h . v out (20mv/div) typical characteristics: v dd = +2.7v at t a = +25 c, +v dd = +2.7v, unless otherwise noted.
DAC7512 9 sbas156b www.ti.com typical characteristics: v dd = +2.7v (cont.) at t a = +25c, +v dd = +2.7v, unless otherwise noted. full-scale error vs temperature ? 40 error (mv) temperature ( c) 0 40 80 120 30 20 10 0 ? 10 ? 20 ? 30 zero-scale error vs temperature ? 40 error (mv) temperature ( c) 0 40 80 120 30 20 10 0 ? 10 ? 20 ? 30 source and sink current capability 0 v out (v) i source/sink (ma) 51015 3 2 1 0 dac loaded with fff h dac loaded with 000 h v dd = +3v 500 400 300 200 100 0 supply current vs code 0 i dd ( a) code 200 h 400 h 600 h 800 h a00 h c00 h e00 h fff h supply current vs temperature ? 40 i dd ( a) temperature ( c) 0 40 80 120 300 250 200 150 100 50 0 i dd histogram frequency i dd ( a) 3000 2500 2000 1500 1000 500 0 50 60 70 80 90 100 110 120 130 140 150 160 170 180 190 v ref tied to v dd .
DAC7512 10 sbas156b www.ti.com full-scale settling time time (1 s/div) clk (2.7v/div) v out (1v/div) full-scale code change fff h to 000 h output loaded with 2k ? and 200pf to gnd half-scale settling time time (1 s/div) clk (2.7v/div) v out (1v/div) half-scale code change 400 h to c00 h output loaded with 2k ? and 200pf to gnd half-scale settling time time (1 s/div) clk (2.7v/div) v out (1v/div) half-scale code change c00 h to 400 h output loaded with 2k ? and 200pf to gnd power-on reset to 0v time (20 s/div) typical characteristics: v dd = +2.7v (cont.) at t a = +25c, +v dd = +2.7v, unless otherwise noted. supply current vs logic input voltage 0 i dd ( ?
DAC7512 11 sbas156b www.ti.com typical characteristics: v dd = +2.7v (cont.) at t a = +25c, +v dd = +2.7v, unless otherwise noted. exiting power-down (800 h loaded) time (5 s/div) clk (2.7v/div) v out (1v/div) code change glitch time (0.5 s/div) loaded with 2k ? and 200pf to gnd. code change: 800 h to 7ff h . v out (20mv/div) theory of operation dac section the DAC7512 is fabricated using a cmos process. the architecture consists of a string dac followed by an output buffer amplifier. since there is no reference input pin, the power supply (v dd ) acts as the reference. figure 1 shows a block diagram of the dac architecture. output amplifier the output buffer amplifier is capable of generating rail-to- rail voltages on its output which gives an output range of 0v to v dd . it is capable of driving a load of 2k ? in parallel with 1000pf to gnd. the source and sink capabilities of the output amplifier can be seen in the typical characteristics. the slew rate is 1v/s with a half-scale settling time of 8s with the output unloaded. figure 1. DAC7512 architecture. dac register ref (+) resistor string ref( ? ) output amplifier gnd v dd v out the input coding to the DAC7512 is straight binary, so the ideal output voltage is given by: v out = v dd ? d 4096 where d = decimal equivalent of the binary code that is loaded to the dac register; it can range from 0 to 4095. resistor string the resistor string section is shown in figure 2. it is simply a string of resistors, each of value r. the code loaded into the dac register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. it is tested monotonic because it is a string of resistors. figure 2. resistor string. to output amplifier r r r r r
DAC7512 12 sbas156b www.ti.com db13 db12 operating mode 0 0 normal operation power-down modes: 0 1 output 1k ? to gnd 1 0 output 100k ? to gnd 1 1 high-z table i. modes of operation for the DAC7512. figure 4. sync interrupt facility. clk sync d in invalid write sequence: sync high before 16th falling edge valid write sequence: output updates on the 16th falling edge db15 db0 db15 db0 serial interface the DAC7512 has a three-wire serial interface (sync, sclk, and d in ), which is compatible with spi, qspi, and microwire interface standards as well as most digital signal processors (dsps). see the serial write operation timing diagram for an example of a typical write sequence. the write sequence begins by bringing the sync line low. data from the d in line is clocked into the 16-bit shift register on the falling edge of sclk. the serial clock frequency can be as high as 30mhz, making the DAC7512 compatible with high-speed dsps. on the 16th falling edge of the serial clock, the last data bit is clocked in and the programmed function is executed (i.e., a change in dac register contents and/or a change in the mode of operation). at this point, the sync line may be kept low or brought high. in either case, it must be brought high for a minimum of 33ns before the next write sequence so that a falling edge of sync can initiate the next write sequence. since the sync buffer draws more current when the sync signal is high than it does when it is low, sync should be idled low between write sequences for lowest power operation of the part. as mentioned above, however, it must be brought high again just before the next write sequence. input shift register the input shift register is 16 bits wide, as shown in figure 3. the first two bits are ?don?t cares?. the next two bits (pd1 and pd0) are control bits that control which mode of opera- tion the part is in (normal mode or one of three power-down modes). there is a more complete description of the various modes in the power-down modes section. the next 12 bits are the data bits. these are transferred to the dac register on the 16th falling edge of sclk. sync interrupt in a normal write sequence, the sync line is kept low for at least 16 falling edges of sclk and the dac is updated on the 16th falling edge. however, if sync is brought high before the 16th falling edge, this acts as an interrupt to the write sequence. the shift register is reset and the write sequence is seen as invalid. neither an update of the dac register contents or a change in the operating mode occurs, as shown in figure 4. power-on reset the DAC7512 contains a power-on reset circuit that controls the output voltage during power-up. on power-up, the dac register is filled with zeros and the output voltage is 0v; it remains there until a valid write sequence is made to the dac. this is useful in applications where it is important to know the state of the output of the dac while it is in the process of powering up. power-down modes the DAC7512 contains four separate modes of operation. these modes are programmable by setting two bits (pd1 and pd0) in the control register. table i shows how the state of the bits corresponds to the mode of operation of the device. db15 db0 x x pd1 pd0 d11 d10 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 figure 3. data input register. when both bits are set to 0, the part works normally with its normal power consumption of 135a at 5v. however, for the three power-down modes, the supply current falls to 200na at 5v (50na at 3v). not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. this has the advantage that the output impedance of the part is known while the part is in power-down mode. there are three different options. the output is connected internally to gnd through a 1k ? resistor, a 100k ? resistor, or it is left open- circuited (high-z). see figure 5 for the output stage.
DAC7512 13 sbas156b www.ti.com figure 5. output stage during power-down. resistor string dac amplifier power-down circuitry resistor network v out all linear circuitry is shut down when the power-down mode is activated. however, the contents of the dac register are unaffected when in power-down. the time to exit power- down is typically 2.5s for v dd = 5v and 5s for v dd = 3v. see the typical characteristics for more information. microprocessor interfacing DAC7512 to 8051 interface figure 6 shows a serial interface between the DAC7512 and a typical 8051-type microcontroller. the setup for the inter- face is as follows: txd of the 8051 drives sclk of the DAC7512, while rxd drives the serial data line of the part. the sync signal is derived from a bit programmable pin on the port. in this case, port line p3.3 is used. when data is to be transmitted to the DAC7512, p3.3 is taken low. the 8051 transmits data only in 8-bit bytes; thus only eight falling clock edges occur in the transmit cycle. to load data to the dac, p3.3 is left low after the first eight bits are transmitted, and a second write cycle is initiated to transmit the second byte of data. p3.3 is taken high following the completion of this cycle. the 8051 outputs the serial data in a format which has the lsb first. the DAC7512 requires its data with the msb as the first bit received. the 8051 transmit routine must therefore take this into account, and ?mirror? the data as needed. figure 6. DAC7512 to 80c51/80l51 interface. 80c51/80l51 (1) p3.3 txd rxd DAC7512 (1) sync sclk d in note: (1) additional pins omitted for clarity. figure 7. DAC7512 to microwire interface. sync sclk d in microwire tm cs sk so dac7513 (1) note: (1) additional pins omitted for clarity. microwire is a registered trademark of national semiconductor. DAC7512 to 68hc11 interface figure 8 shows a serial interface between the DAC7512 and the 68hc11 microcontroller. sck of the 68hc11 drives the sclk of the DAC7512, while the mosi output drives the serial data line of the dac. the sync signal is derived from a port line (pc7), similar to what was done for the 8051. figure 8. DAC7512 to 68hc11 interface. 68hc11 (1) pc7 sck mosi sync sclk d in dac7513 (1) note: (1) additional pins omitted for clarity. the 68hc11 should be configured so that its cpol bit is a 0 and its cpha bit is a 1. this configuration causes data appearing on the mosi output is valid on the falling edge of sck. when data is being transmitted to the dac, the sync line is taken low (pc7). serial data from the 68hc11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. data is transmitted msb first. in order to load data to the DAC7512, pc7 is left low after the first eight bits are transferred, and a second serial write operation is performed to the dac and pc7 is taken high at the end of this procedure. applications using ref02 as a power supply for the DAC7512 due to the extremely low supply current required by the DAC7512, an alternative option is to use a ref02 +5v precision voltage reference to supply the required voltage to the part, see figure 9. this is especially useful if the power supply is too noisy or if the system supply voltages are at some value other than 5v. the ref02 will output a steady supply voltage for the DAC7512. if the ref02 is used, the current it needs to supply to the DAC7512 is 135a. this is with no load on the output of the dac. when the dac output DAC7512 to microwire ? interface figure 7 shows an interface between the DAC7512 and any microwire compatible device. serial data is shifted out on the falling edge of the serial clock and is clocked into the DAC7512 on the rising edge of the sk signal.
DAC7512 14 sbas156b www.ti.com figure 10. bipolar operation with the DAC7512. figure 9. ref02 as power supply to DAC7512. ref02 DAC7512 three-wire serial interface +5v 135 a v out = 0v to 5v sync sclk d in +15 this is an output voltage range of 5v with 000 h correspond- ing to a ?5v output and fff h corresponding to a +5v output. layout a precision analog component requires careful layout, ad- equate bypassing, and clean, well-regulated power supplies. as the DAC7512 offers single-supply operation, it will often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. the more digital logic present in the design and the higher the switch- ing speed, the more difficult it will be to achieve good performance from the converter. due to the single ground pin of the DAC7512, all return currents, including digital and analog return currents, must flow through the gnd pin. ideally, gnd would be connected directly to an analog ground plane. this plane would be separate from the ground connection for the digital compo- nents until they were connected at the power entry point of the system. the power applied to v dd should be well regulated and low noise. switching power supplies and dc/dc converters will often have high-frequency glitches or spikes riding on the output voltage. in addition, digital components can create similar high-frequency spikes as their internal logic switches states. this noise can easily couple into the dac output voltage through various paths between the power connec- tions and analog output. this is particularly true for the DAC7512, as the power supply is also the reference voltage for the dac. as with the gnd connection, v dd should be connected to a +5v power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. in addition, the 1f to 10f and 0.1f bypass capacitors are strongly recommended. in some situ- ations, additional bypassing may be required, such as a 100f electrolytic capacitor or even a ?pi? filter made up of inductors and capacitors?all designed to essentially low- pass filter the +5v supply, removing the high-frequency noise. is loaded, the ref02 also needs to supply the current to the load. the total current required (with a 5k ? load on the dac output) is: 135a + (5v/5k ? ) = 1.14ma the load regulation of the ref02 is typically 0.005%/ma, which results in an error of 285v for the 1.14ma current drawn from it. this corresponds to a 0.2lsb error. bipolar operation using the DAC7512 the DAC7512 has been designed for single-supply operation but a bipolar output range is also possible using the circuit in figure 10. the circuit shown will give an output voltage range of 5v. rail-to-rail operation at the amplifier output is achiev- able using an opa340 as the output amplifier. the output voltage for any input code can be calculated as follows: v o = v ? d 4096 ? ? ? ? ? r 1 + r 2 r 1 ? ? ? ? ? ? ? v dd ? ? ? ? ? ? ? ? ? ? ? ? ? ? = ? ? ? ? ? ? 5v DAC7512 v dd v out r 1 10k ? ? ? 5v ? 5v +5v opa703
DAC7512 15 sbas156b www.ti.com package drawings mpds028b ?june 1997 ?revised september 2001 dgk (r-pdso-g8) plastic small-outline package 0,69 0,41 0,25 0,15 nom gage plane 4073329/c 08/01 4,98 0,25 5 3,05 4,78 2,95 8 4 3,05 2,95 1 0,38 1,07 max seating plane 0,65 m 0,08 0 ? 0,10 0,15 0,05 notes: a. all linear dimensions are in millimeters. b. this drawing is subject to change without notice. c. body dimensions do not include mold flash or protrusion. d. falls within jedec mo-187
DAC7512 16 sbas156b www.ti.com package drawings (cont.) mpds026d february 1997 revised february 2002 dbv (r-pdso-g6) plastic small-outline 0,10 m 0,20 0,95 0 8 0,25 0,55 0,35 gage plane 0,15 nom 4073253-5/g 01/02 2,60 3,00 0,50 0,25 1,50 1,70 4 6 3 1 2,80 3,00 1,45 0,95 0,05 min seating plane 6x notes: a. all linear dimensions are in millimeters. b. this drawing is subject to change without notice. c. body dimensions do not include mold flash or protrusion. d. leads 1, 2, 3 may be wider than leads 4, 5, 6 for package orientation.
package option addendum www.ti.com 10-jun-2014 addendum-page 1 packaging information orderable device status (1) package type package drawing pins package qty eco plan (2) lead/ball finish (6) msl peak temp (3) op temp (c) device marking (4/5) samples DAC7512e/250 active vssop dgk 8 250 green (rohs & no sb/br) cu nipdauag level-2-260c-1 year -40 to 105 d12e DAC7512e/250g4 active vssop dgk 8 250 green (rohs & no sb/br) cu nipdauag level-2-260c-1 year -40 to 105 d12e DAC7512e/2k5 active vssop dgk 8 2500 green (rohs & no sb/br) cu nipdauag level-2-260c-1 year -40 to 105 d12e DAC7512n/250 active sot-23 dbv 6 250 green (rohs & no sb/br) cu nipdau level-2-260c-1 year -40 to 105 d12n DAC7512n/250g4 active sot-23 dbv 6 250 green (rohs & no sb/br) cu nipdau level-2-260c-1 year -40 to 105 d12n DAC7512n/3k active sot-23 dbv 6 3000 green (rohs & no sb/br) cu nipdau level-2-260c-1 year -40 to 105 d12n DAC7512n/3kg4 active sot-23 dbv 6 3000 green (rohs & no sb/br) cu nipdau level-2-260c-1 year -40 to 105 d12n (1) the marketing status values are defined as follows: active: product device recommended for new designs. lifebuy: ti has announced that the device will be discontinued, and a lifetime-buy period is in effect. nrnd: not recommended for new designs. device is in production to support existing customers, but ti does not recommend using this part in a new design. preview: device has been announced but is not in production. samples may or may not be available. obsolete: ti has discontinued the production of the device. (2) eco plan - the planned eco-friendly classification: pb-free (rohs), pb-free (rohs exempt), or green (rohs & no sb/br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. tbd: the pb-free/green conversion plan has not been defined. pb-free (rohs): ti's terms "lead-free" or "pb-free" mean semiconductor products that are compatible with the current rohs requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. where designed to be soldered at high temperatures, ti pb-free products are suitable for use in specified lead-free processes. pb-free (rohs exempt): this component has a rohs exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. the component is otherwise considered pb-free (rohs compatible) as defined above. green (rohs & no sb/br): ti defines "green" to mean pb-free (rohs compatible), and free of bromine (br) and antimony (sb) based flame retardants (br or sb do not exceed 0.1% by weight in homogeneous material) (3) msl, peak temp. - the moisture sensitivity level rating according to the jedec industry standard classifications, and peak solder temperature. (4) there may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
package option addendum www.ti.com 10-jun-2014 addendum-page 2 (5) multiple device markings will be inside parentheses. only one device marking contained in parentheses and separated by a "~" will appear on a device. if a line is indented then it is a continuation of the previous line and the two combined represent the entire device marking for that device. (6) lead/ball finish - orderable devices may have multiple material finish options. finish options are separated by a vertical ruled line. lead/ball finish values may wrap to two lines if the finish value exceeds the maximum column width. important information and disclaimer: the information provided on this page represents ti's knowledge and belief as of the date that it is provided. ti bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. efforts are underway to better integrate information from third parties. ti has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ti and ti suppliers consider certain information to be proprietary, and thus cas numbers and other limited information may not be available for release. in no event shall ti's liability arising out of such information exceed the total purchase price of the ti part(s) at issue in this document sold by ti to customer on an annual basis.
tape and reel information *all dimensions are nominal device package type package drawing pins spq reel diameter (mm) reel width w1 (mm) a0 (mm) b0 (mm) k0 (mm) p1 (mm) w (mm) pin1 quadrant DAC7512e/250 vssop dgk 8 250 180.0 12.4 5.3 3.4 1.4 8.0 12.0 q1 DAC7512e/2k5 vssop dgk 8 2500 330.0 12.4 5.3 3.4 1.4 8.0 12.0 q1 DAC7512n/250 sot-23 dbv 6 250 178.0 9.0 3.23 3.17 1.37 4.0 8.0 q3 DAC7512n/3k sot-23 dbv 6 3000 178.0 9.0 3.23 3.17 1.37 4.0 8.0 q3 package materials information www.ti.com 24-jul-2013 pack materials-page 1
*all dimensions are nominal device package type package drawing pins spq length (mm) width (mm) height (mm) DAC7512e/250 vssop dgk 8 250 210.0 185.0 35.0 DAC7512e/2k5 vssop dgk 8 2500 367.0 367.0 35.0 DAC7512n/250 sot-23 dbv 6 250 180.0 180.0 18.0 DAC7512n/3k sot-23 dbv 6 3000 180.0 180.0 18.0 package materials information www.ti.com 24-jul-2013 pack materials-page 2




important notice texas instruments incorporated and its subsidiaries (ti) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per jesd46, latest issue, and to discontinue any product or service per jesd48, latest issue. buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. all semiconductor products (also referred to herein as ? components ? ) are sold subject to ti ? s terms and conditions of sale supplied at the time of order acknowledgment. ti warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in ti ? s terms and conditions of sale of semiconductor products. testing and other quality control techniques are used to the extent ti deems necessary to support this warranty. except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. ti assumes no liability for applications assistance or the design of buyers ? products. buyers are responsible for their products and applications using ti components. to minimize the risks associated with buyers ? products and applications, buyers should provide adequate design and operating safeguards. ti does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which ti components or services are used. information published by ti regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from ti under the patents or other intellectual property of ti. reproduction of significant portions of ti information in ti data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. ti is not responsible or liable for such altered documentation. information of third parties may be subject to additional restrictions. resale of ti components or services with statements different from or beyond the parameters stated by ti for that component or service voids all express and any implied warranties for the associated ti component or service and is an unfair and deceptive business practice. ti is not responsible or liable for any such statements. buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of ti components in its applications, notwithstanding any applications-related information or support that may be provided by ti. buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. buyer will fully indemnify ti and its representatives against any damages arising out of the use of any ti components in safety-critical applications. in some cases, ti components may be promoted specifically to facilitate safety-related applications. with such components, ti ? s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. nonetheless, such components are subject to these terms. no ti components are authorized for use in fda class iii (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. only those ti components which ti has specifically designated as military grade or ? enhanced plastic ? are designed and intended for use in military/aerospace applications or environments. buyer acknowledges and agrees that any military or aerospace use of ti components which have not been so designated is solely at the buyer ' s risk, and that buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. ti has specifically designated certain components as meeting iso/ts16949 requirements, mainly for automotive use. in any case of use of non-designated products, ti will not be responsible for any failure to meet iso/ts16949. products applications audio www.ti.com/audio automotive and transportation www.ti.com/automotive amplifiers amplifier.ti.com communications and telecom www.ti.com/communications data converters dataconverter.ti.com computers and peripherals www.ti.com/computers dlp ? products www.dlp.com consumer electronics www.ti.com/consumer-apps dsp dsp.ti.com energy and lighting www.ti.com/energy clocks and timers www.ti.com/clocks industrial www.ti.com/industrial interface interface.ti.com medical www.ti.com/medical logic logic.ti.com security www.ti.com/security power mgmt power.ti.com space, avionics and defense www.ti.com/space-avionics-defense microcontrollers microcontroller.ti.com video and imaging www.ti.com/video rfid www.ti-rfid.com omap applications processors www.ti.com/omap ti e2e community e2e.ti.com wireless connectivity www.ti.com/wirelessconnectivity mailing address: texas instruments, post office box 655303, dallas, texas 75265 copyright ? 2015, texas instruments incorporated


▲Up To Search▲   

 
Price & Availability of DAC7512

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X